International Association for Cryptologic Research

International Association
for Cryptologic Research

CryptoDB

On Protecting SPHINCS+ Against Fault Attacks

Authors:
Aymeric Genêt , EPFL, Lausanne, Switzerland; Nagra Kudelski Group, Cheseaux-sur-Lausanne, Switzerland
Download:
DOI: 10.46586/tches.v2023.i2.80-114
URL: https://tches.iacr.org/index.php/TCHES/article/view/10278
Search ePrint
Search Google
Abstract: SPHINCS+ is a hash-based digital signature scheme that was selected by NIST in their post-quantum cryptography standardization process. The establishment of a universal forgery on the seminal scheme SPHINCS was shown to be feasible in practice by injecting a fault when the signing device constructs any non-top subtree. Ever since the attack has been made public, little effort was spent to protect the SPHINCS family against attacks by faults. This paper works in this direction in the context of SPHINCS+ and analyzes the current algorithms that aim to prevent fault-based forgeries.First, the paper adapts the original attack to SPHINCS+ reinforced with randomized signing and extends the applicability of the attack to any combination of faulty and valid signatures. Considering the adaptation, the paper then presents a thorough analysis of the attack. In particular, the analysis shows that, with high probability, the security guarantees of SPHINCS+ significantly drop when a single random bit flip occurs anywhere in the signing procedure and that the resulting faulty signature cannot be detected with the verification procedure. The paper shows both in theory and experimentally that the countermeasures based on caching the intermediate W-OTS+s offer a marginally greater protection against unintentional faults, and that such countermeasures are circumvented with a tolerable number of queries in an active attack. Based on these results, the paper recommends real-world deployments of SPHINCS+ to implement redundancy checks.
BibTeX
@article{tches-2023-33032,
  title={On Protecting SPHINCS+ Against Fault Attacks},
  journal={IACR Transactions on Cryptographic Hardware and Embedded Systems},
  publisher={Ruhr-Universität Bochum},
  volume={2023, Issue 2},
  pages={80-114},
  url={https://tches.iacr.org/index.php/TCHES/article/view/10278},
  doi={10.46586/tches.v2023.i2.80-114},
  author={Aymeric Genêt},
  year=2023
}